Research Output
System architectures for infrared pedestrian tracking.
  This paper describes an FPGA-based implementation of a real-time pedestrian detection and tracking system for infrared (IR) video streams. The system includes hardware accelerators for adaptive background subtraction, morphological filtering and connected component labelling (pedestrian detection). Extracted features are provided to an embedded processor core for tracking analysis. The hardware/software co-design is discussed. The implementation is based on the XUP V2P (XC2VP30 FPGA) development board and uses the proprietary embedded design kit. The implementation features a reduced bandwidth scheme, hence the total memory requirement can be handled by the embedded memory blocks of a single FPGA chip.

  • Type:

    Conference Paper (unpublished)

  • Date:

    01 June 2011

  • Publication Status:

    Unpublished

  • Library of Congress:

    QA75 Electronic computers. Computer science

  • Dewey Decimal Classification:

    005 Computer programming, programs & data

Citation

Walczyk, R., Balazs, A., Armitage, A., & Binnie, D. (2011, June). System architectures for infrared pedestrian tracking. Paper presented at 22nd IET Irish Signals and Systems Conference, Trinity College, Dublin

Authors

Keywords

Pedestrian detection and tracking; infr-red video stream; FPGA; embedded memory blocks;

Monthly Views:

Available Documents